# 523.01 초기 initialization 에서 setting해주어야 하는 register 및 Sequence!!(SPI)

```
- CLKCTRL(0x01) → 외부 clock사용하지 않을경우 don't care!! (제일 먼저 setting해주어야함!!)
- WDCTRL(0x10) → Watchdog setting (page3)
- VREGCTRL(0x07) \rightarrow 3.3V & VG/VCC on = 0x03 (page 4)
- BRIDGEMODE(0x20) → BLDC motor 구동 (Inverter switching) & MCU deadtime = 0x3F (page 5)
- GATECFG1/2/3(0x21/22/23) → MCU 에서 직접 H-side/L-side switch 제어하려면 0x12로 setting해주면 됨! (page 6)
- DEADTIME_LH/HL(0x24/25) → MCU에서 deadtime 사용할 경우 0으로 setting하면 됨!! (page 7)
- SCTH(0x26) → Drain -Source short circuit detection threshold & Mask time 설정!! (page 8,9)
- SCPCTRL(0x0B) → VDS short circuit detection 이 되었들때의 Fault reaction 설정 !! (9)
- AMUX(0x17)/CMUX(0x18)/ DMUX(0x19) → (page 10,11)
- IOCOMPTHR(0x16) → Comparator threshold!! (page 12)
- IOCFG(0x06) → LIN안쓰고, PWM duty measurement 안쓰고, interrupt pin 사용할 경우 → 0x03(interrupt pin = VSEL) or 0x01(interrupt pin = SO pin) (page 13)
- CHIPCTRL(0x02) → Sleep mode에서 Wake-up 을 위한 configuration(page 14)
- IRQMSK1/2(0x12/14) → Interrupt Mask register!! Interrupt 발생 원하는 function enable해줌!! (page 15)
- SAFECTRL(0x05) → safety 관련 function 설정 (table 6.24,25 참조!!) (page 16)
- SECURCTRL(0x04) → 이 register의 ESECURE(0bit)가 set 되기 전에 restricted register의 값을 먼저 define 해주어야 함!! (이후에는 register값 변경 안됨!!)
                     이 register 자체도 ESECURE(Obit) 을 enable 하기 전에 setting 해주고 이후에 ESECURE(Obit) 을 set 한후 한번더 써주어야 함 (page 17,18)
- IRQSTAT1/2(0x13/15) → Sequence 마지막에 interrupt status register clear(0xff)해주는 것을 recommend함!!
 <그외 register>
   SLEEPCTRL(0x03) → sleep mode 진입시 사용
```

PWM\_LH/HL(0x09/0A) → PWM interface 사용시 duty 값을 나타내는 register (PWM Interface 사용을 위해서는 external clock 필요, mcu의 input capture 기능 사용하는것 추천함!!)

# <Example in real code>

# StartSpi1Tx(Address, target value);

```
StartSpi1Tx(0x01,0x77); //CLKCTRL
StartSpi1Tx(0x10,0x00); //WDCTRL
StartSpi1Tx(0x07,0x03); //VREGCTRL
StartSpi1Tx(0x20,0x3F); //BRIDGEMODE
StartSpi1Tx(0x21,0x12); //GATECFG1
StartSpi1Tx(0x22,0x12); //GATECFG2
StartSpi1Tx(0x23,0x12); //GATECFG3
StartSpi1Tx(0x24,0x00); //DEADTIME LH
StartSpi1Tx(0x25,0x00); //DEADTIME_HL
StartSpi1Tx(0x26,0x32); //SCTH
StartSpi1Tx(0x0B,0x11); //SCPCTRL
StartSpi1Tx(0x17,0x00); //AMUX
StartSpi1Tx(0x18,0x00); //CMUX
StartSpi1Tx(0x19,0x00); //DMUX
StartSpi1Tx(0x16,0x3F); //IOCOMPTHR
StartSpi1Tx(0x06,0x03); //IOCFG
StartSpi1Tx(0x02,0x07); //CHIPCTRL
StartSpi1Tx(0x12,0xFF); //IRQMSK1
StartSpi1Tx(0x14,0x0F); //IRQMSK2
StartSpi1Tx(0x05,0x00); //SAFECTRL
StartSpi1Tx(0x04,0x14); //SECURCTRL (ESECURE(0bit) = 0)
StartSpi1Tx(0x04,0x15); //SECURCTRL (ESECURE(0bit) = 1)
StartSpi1Tx(0x13,0xFF); //IRQSTAT1
StartSpi1Tx(0x15,0xFF); //IRQSTAT2
```

#### 6.5.2 Watchdog

There are two watchdogs available

- Register watchdog: standard or window watchdog for monitoring of the external microcontroller
- · CLK watchdog: monitoring of the CLK input clock signal

Table 6.30: Register WDCTRL (0x10), watchdog control

|                 | MSB                                                                                    |               |                                                |               |                       |        |               | LSB      |  |  |
|-----------------|----------------------------------------------------------------------------------------|---------------|------------------------------------------------|---------------|-----------------------|--------|---------------|----------|--|--|
| Content         | WDUSEC<br>W                                                                            | PINTRIG       | WDTOW1                                         | WDTOW0        | WDFOW                 | WDTEST | REG-<br>WDEN  | CLKWDEN  |  |  |
| Reset value     | 1                                                                                      | 0             | 1                                              | 1             | -                     | _      | 1             | 1        |  |  |
| Internal access | R                                                                                      | R             | R                                              | R             | W                     | W      | R             | R        |  |  |
| External access | R/W                                                                                    | R/W           | R/W                                            | R/W           | R                     | R      | R/W           | R/W      |  |  |
| Bit Description | PINTRIG: 1                                                                             | : Register w  | d window for<br>atchdog is tr<br>register (SPI | riggered on I |                       | .,,    | Register wate | chdog is |  |  |
|                 | WDTOW[1                                                                                | :0]: Register | watchdog o                                     | pen window    | time (WD <sub>T</sub> | ow)    |               |          |  |  |
|                 | WDFOW: F                                                                               | Register wat  | chdog is in fi                                 | rst open win  | dow                   |        |               |          |  |  |
|                 | WDTEST: 1: Register watchdog is stopped (T pin + 'H'), 0: Register watchdog is running |               |                                                |               |                       |        |               |          |  |  |
|                 | REGWDEN: Enable register watchdog                                                      |               |                                                |               |                       |        |               |          |  |  |
|                 | CLKWDEN: Enable CLK watchdog                                                           |               |                                                |               |                       |        |               |          |  |  |

For debugging purposes and software upload only, the watch dog can be stopped by setting T pin to VCC level.

#### 6.5.2.1 Register Watchdog

The register watchdog can be configured in WDCTRL register within the first open window. It can be triggered by SPI access to WDTRIG register or a rising edge at PWML3 input pin.

Standard watchdog (WDUSECW = 0): The next trigger command has to be sent within WD<sub>T,OW</sub>.

Window watchdog (WDUSECW = 1): The next trigger command has to be sent after WD<sub>T,CW</sub> and before WD<sub>T,CW</sub> + WD<sub>T,OW</sub>.

Table 6.31: Register WDTRIG (0x11), watchdog trigger

|                 | MSB        |                                                                                    |   |   |   |   |   | LSB  |
|-----------------|------------|------------------------------------------------------------------------------------|---|---|---|---|---|------|
| Content         | -          | -                                                                                  | - | - | - | - | - | TRIG |
| Reset value     | 0          | 0                                                                                  | 0 | 0 | 0 | 0 | 0 | 0    |
| Internal access | -          | -                                                                                  | - | - | - | - | - | R    |
| External access | R          | R                                                                                  | R | R | R | R | R | R/W  |
| Bit Description | TRIG: Valu | RIG: Value has to be toggled on each write access in order to trigger the watchdog |   |   |   |   |   |      |

Watchdog 이 enable 되었을 경우 SPI를 통해서 WDTRIG.TRIG data를 toggle시켜가면 Writing해주면 됨!!!

Table 4.17: Watchdog parameters 1)

| Parameter                         |         | Condition       | Symbol                | Min | Тур | Max  | Unit |
|-----------------------------------|---------|-----------------|-----------------------|-----|-----|------|------|
| Register watchdog first open wind | ow time |                 | WD <sub>T,FOW</sub>   | 230 | 256 | 282  | ms   |
| Register watchdog closed window   | time    | WDCTRL[7] = 1   | WD <sub>T,CW</sub>    | 5.4 | 8   | 8.8  | ms   |
| Register watchdog open window t   | ime 🔪   | WDCTRL[5:4] = 3 | WD <sub>T,OW</sub>    | 115 | 128 | 143  | ms   |
|                                   |         | WDCTRL[5:4] = 2 |                       | 57  | 64  | 73   | ms   |
|                                   |         | WDCTRL[5:4] = 1 |                       | 28  | 32  | 38   | ms   |
|                                   |         | WDCTRL[5:4] = 0 |                       | 14  | 16  | 20   | ms   |
| CLK watchdog detection time       |         |                 | WD <sub>T,d,CLK</sub> | 2   | 4   | 10   | μs   |
| Watchdog reset activation duratio | n       |                 | WD <sub>T,RES</sub>   | 200 | 400 | 1000 | μs   |

<sup>1)</sup> Watchdog parameters ATPG tested

CLK input을 이용한 방법 or Watchdog register를 이용한 방법 2가지 선택가능 Watchdog register 방식인 경우

- 1. standard watchdog 방식 (Watchdog 주기 안에 아무때나 register clear해주면 됨!! → WDUSECW = 0
- 2. window watchdog 방식 (한주<mark>が</mark>가 open window + close window로 이루어 졌으며, close window에서만 register clear해주어야 함!!) → WDUSECW = 1

\*\*초기 S/W 개발 단계에서 Watchdog이 구현이 안되어 있으면, VCC가 주기적으로 reset되면서 MCU에 원활한 전원공급이 되지 않음(downloading 안될수 있음) 따라서 S/W 개발 단계에서는 T pin을 high level로 만들어 줘서 test mode(watchdog 무시) 로 구동되도록 해주어야 함!!

Table 6.1: Register VREGCTRL (0x07), VCC and VG supply control

|                 | MSB                                                                                                                                                                                         |   |   |   |         |      |      | LSB   |  |  |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---------|------|------|-------|--|--|
| Content         | -                                                                                                                                                                                           | - | - | - | VCC_SON | VSEL | VGON | VCCON |  |  |
| Reset value     | 0                                                                                                                                                                                           | 0 | 0 | 0 | 0       | 0    | 0    | 1     |  |  |
| Internal access | -                                                                                                                                                                                           | - | - | - | R       | R    | R    | R     |  |  |
| External access | R                                                                                                                                                                                           | R | R | R | R/W     | R/W  | R/W_ | R/W   |  |  |
|                 | VCC_SON: 1: VCC is connected to VDD in sleep mode internally, if VSEL = 'L' 0: VCC is off in sleep mode  VSEL: Confirmation of VSEL level: 1: µC supply VCC is 5V. 0: µC supply VCC is 3.3V |   |   |   |         |      |      |       |  |  |
|                 | VGON: 1: Enable VG supply                                                                                                                                                                   |   |   |   |         |      |      |       |  |  |
|                 | VCCON: 1: Enable VCC supply                                                                                                                                                                 |   |   |   |         |      |      |       |  |  |
|                 | VSEL: Confirmation of VSEL level: 1: μC supply VCC is 5V, 0: μC supply VCC is 3.3V VGON: 1: Enable VG supply                                                                                |   |   |   |         |      |      |       |  |  |

VDD 전압이 3.3V 이기 때문에 VCC가 3.3V 일때만 이 Function 적용 가능함!!

In sleep mode, the VCC regulator is switched off. If setting VCC\_SON bit in VREGCTRL register, VCC pin is connected to the internal 3.3V supply VDD (VCC in 3.3V mode only). Then the output current is limited to  $300\mu A$ . An overload leads to IC and microcontroller reset and restart.

**Note:** If VCC is supplied in sleep mode, all input pins should have pull resistances externally to avoid increased current consumption.

Table 6.18: Register **BRIDGEMODE** (0x20), bridge mode configuration

|                 | MSB                                                                                                                                                                                                                |                                                     |             |              |          |      |      | LSB  |  |  |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------------|--------------|----------|------|------|------|--|--|
| Content         | -                                                                                                                                                                                                                  | ASYNC                                               | DM31        | DM30         | DM21     | DM20 | DM11 | DM10 |  |  |
| Reset value     | 0                                                                                                                                                                                                                  | 0                                                   | 0           | 0            | 0        | 0    | 0    | 0    |  |  |
| Internal access | -                                                                                                                                                                                                                  | R                                                   | R           | R            | R        | R    | R    | R    |  |  |
| External access | R                                                                                                                                                                                                                  | R/W                                                 | R/W         | R/W          | R/W      | R/W  | R/W  | R/W  |  |  |
| Bit Description | ASYNC:                                                                                                                                                                                                             | ASYNC:                                              |             |              |          |      |      |      |  |  |
|                 | 1: PWMH1-3 and PWML1-3 are not synchronized (CLK input clock does not have to be applied), cross current protection disabled 0: PWMH1-3 and PWML1-3 are synchronized, CLK input clock must be applied for internal |                                                     |             |              |          |      |      |      |  |  |
|                 | dead time (                                                                                                                                                                                                        | generation                                          |             |              |          |      |      |      |  |  |
|                 | DM3[1:0]:                                                                                                                                                                                                          | Phase 3 dri                                         | ver mode, s | see below fo | r coding |      |      |      |  |  |
|                 | DM2[1:0]:                                                                                                                                                                                                          | DM2[1:0]: Phase 2 driver mode, see below for coding |             |              |          |      |      |      |  |  |
|                 | DM1[1:0]:                                                                                                                                                                                                          | Phase 1 dri                                         | ver mode, s | see below fo | r coding |      |      |      |  |  |

Table 6.20: Gate driver applications

| Divergent usage of<br>half bridge                                                                     | Application               | DM (BRIDGE-<br>MODE register)<br>requirement | GATECFG<br>register recom-<br>mendation | Depiction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------------------------------------------------------------------------------------------------|---------------------------|----------------------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Half bridge (standard)  Note: recharge of bootstrap capacitor necessary                               | BLDC, EC,<br>DC motors    | 3                                            | "0-00"                                  | D Bootshrap  D RGATE  GH RGATE  GL RGATE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1 NMOS high side<br>and 1 NMOS low<br>side FET  Note: recharge of<br>bootstrap capacitor<br>necessary | DC motors,<br>other loads | 2                                            | *000xx0xx*                              | Distriction Distri |
| 2 NMOS low side<br>FETs                                                                               | DC motors,<br>other loads | 1                                            | "000xx0xx"                              | Dattery  HS  Dattery  HS  Dattery  HS  Dattery  No short circuit  profescional  No short circuit  profescional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

| Divergent usage of half bridge               | Application                                             | DM (BRIDGE-<br>MODE register)<br>requirement | GATECFG register recom-<br>mendation | Depiction                                  |
|----------------------------------------------|---------------------------------------------------------|----------------------------------------------|--------------------------------------|--------------------------------------------|
| 2 direct loads                               | Small<br>motors, other<br>loads                         | 1                                            | "00xxxxx"                            | battery  VG  D  GH  OL  LS  LS  LOad  Load |
| 1 direct load,<br>reduced on-resist-<br>ance | Small<br>motors, other<br>loads                         | 1                                            | "10xxxx"                             | battery VG D GH GL LS LOad                 |
| Driving of external<br>charge pump           | Active high<br>side reverse<br>polarity pro-<br>tection | 1                                            | "00010000"                           | battery  VG  Charge pump  GL  M            |
| -                                            | -                                                       | 0                                            | -                                    | Disabled, GH and GL switched to ground     |

→ ASYNC = 0일 경우 CLK입력이 꼭 필요하며, IC가 자체적으로 Low side switch를 high side와 반대로 on/off 함. 이때 dead time도 자체적으로 생성 가능!!! ASYNC = 1 일 경우, 외부 MCU에서 모터 구동을 위한 PWM 및 deadtime 생성해서 주면 됨!!

Table 6.19: Register GATECFG1-3 (0x21, 0x22, 0x23), motor phase gate driver control configuration

|                 | MSB                                                                                                                                                  |                |                |               |                |               |               | LSB                   |                                 |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|---------------|----------------|---------------|---------------|-----------------------|---------------------------------|
| Content         | GLSYNC                                                                                                                                               | GLINV          | GHHZ           | GHPWM         | GHLEVEL        | GLHZ          | GLPWM         | GLLEVEL               |                                 |
| Reset value     | 0                                                                                                                                                    | 0              | 0              | 1             | 0              | 0             | 1             | 0                     |                                 |
| Internal access | R                                                                                                                                                    | R              | R              | R             | R              | R             | R             | R                     |                                 |
| External access | R/W                                                                                                                                                  | R/W            | R/W            | R/W           | R/W            | R/W           | R/W           | R/W                   |                                 |
| Bit Description | GLSYNC: I<br>DM = 3)                                                                                                                                 | _ow side driv  | ver is control | led synchror  | nous (non in   | verted) to hi | gh side drive | er (ignored <u>if</u> | ■ BLDC 구동일때는 don't care         |
|                 | GLINV: Lov                                                                                                                                           | v side driver  | is controlled  | l inverted to | HS driver (ig  | nored if DM   | l != 3)       |                       |                                 |
|                 | GHHZ: Swi                                                                                                                                            | tch GH to hi   | gh impedan     | ce            |                |               |               |                       |                                 |
|                 | GHPWM: U                                                                                                                                             | Jse PWMH i     | nput pin to c  | ontrol high s | ide driver (ig | nored if GH   | HZ = 1) —     |                       | ▶ MCU를 이용해서 HS 직접 PWM 제어할 경우 15 |
|                 | GHLEVEL: sible)                                                                                                                                      | High side d    | river output l | evel, if GHH  | Z = 0 and G    | HPWM = 0      | (control via  | SPI pos-              |                                 |
|                 | GLHZ: Swi                                                                                                                                            | tch GL to hig  | gh impedanc    | e             |                |               |               |                       |                                 |
|                 | <b>GLPWM:</b> Use internal high side driver control to control low side driver (ignored if GLHZ = 1, —depending on GLHZ, GLSYNC and GLINV), refer to |                |                |               |                |               |               |                       | ► MCU를 이용해서 LS 직접 PWM 제어할 경우 1로 |
|                 | GLLEVEL:                                                                                                                                             | Low side dr    | iver output le | evel, if GLHZ | 2 = 0 and GL   | PWM = 0 (d    | ontrol via Sl | PI possible)          |                                 |
|                 | Note: GLIN                                                                                                                                           | IV = 1 and $G$ | SLSYNC = 1:    | driver off du | ie to security | / reasons     |               |                       |                                 |

### 6.3.2.2 Dead Time Generation

The dead time between off-switching of the activated and on-switching of the opposite FET is programmable in DEADTIME\_LH and DEADTIME\_HL registers.

The dead time clock base is defined in CLKCTRL register:

$$T_{\mathit{CLK},\mathit{dead}} \!=\! T_{\mathit{CLK}} \!\cdot\! (8 - \! \mathit{CLKCTRL} \left[ 6 : 4 \right])$$

The dead time value calculation is:

case CLKCTRL[7] = 0: 
$$t_{dead} = DEADTIME _ xx[5:0] \cdot T_{CLK,dead}$$
 case CLKCTRL[7] = 1:  $t_{dead} = 0.5 \cdot DEADTIME _ xx[5:0] \cdot T_{CLK,dead}$ 

Table 6.10: Register **DEADTIME\_LH** (0x24), low to high transition dead time

|                 | MSB                                                                                                                                                                                                                        |        |     |     |     |     |     | LSB |  |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|-----|-----|-----|-----|--|
| Content         | NEG                                                                                                                                                                                                                        | PARITY | D5  | D4  | D3  | D2  | D1  | D0  |  |
| Reset value     | 0                                                                                                                                                                                                                          | 0      | 1   | 1   | 1   | 1   | 1   | 1   |  |
| Internal access | R                                                                                                                                                                                                                          | R      | R   | R   | R   | R   | R   | R   |  |
| External access | R/W                                                                                                                                                                                                                        | W      | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Bit Description | NEG: On-switching before off-switching of the correspondent power FET (negative dead time with D[5:0] value)  Security warning: Using small or negative dead times is on own risk due to the possibility of driver damage. |        |     |     |     |     |     |     |  |
|                 | PARITY: Even register parity (write only, read as 0) D[5:0]: Dead time value.                                                                                                                                              |        |     |     |     |     |     |     |  |

Table 6.11: Register DEADTIME\_HL (0x25), high to low transition dead time

|                 | MSB                                                                                                                                                                                                                        |        |     |     |     |     |     | LSB |  |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|-----|-----|-----|-----|--|
| Content         | NEG                                                                                                                                                                                                                        | PARITY | D5  | D4  | D3  | D2  | D1  | D0  |  |
| Reset value     | 0                                                                                                                                                                                                                          | 0      | 1   | 1   | 1   | 1   | 1   | 1   |  |
| Internal access | R                                                                                                                                                                                                                          | R      | R   | R   | R   | R   | R   | R   |  |
| External access | R/W                                                                                                                                                                                                                        | W      | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Bit Description | NEG: On-switching before off-switching of the correspondent power FET (negative dead time with D[5:0] value)  Security warning: Using small or negative dead times is on own risk due to the possibility of driver damage. |        |     |     |     |     |     |     |  |
|                 | PARITY: Even register parity (write only, read as 0) D[5:0]: Dead time value.                                                                                                                                              |        |     |     |     |     |     |     |  |

#### 6.3.3 Short Circuit Protection

The drain source voltage of the external low side and high side power FETs in on-state are monitored by the IC. If the motor phase voltage M exceeds a programmable threshold, the gate driver switches the power FETs off immediately. Reference for the high side FETs is VBATS sense voltage, for the low side FETs ground.



Figure 25: Short circuit protection block diagram

The thresholds of high side and low side power FETs are programmable in SCTH register in low resolution mode. If higher resolution is needed, registers SCTH\_HS and SCTH\_LS provide 80 equidistant steps derived from VDD voltage for both high side and low side independently. If one of these registers is written, SCTH[2:0] will be ignored for the corresponding side. The calculation of the threshold values is given in the following table.

**Note:** It is mandatory to write SCTH register, since the short circuit masking time has to be adjusted. SCTH\_HS and SCTH\_LS registers have to be written after SCTH register access.

- Short circuit protection사용을 위해 유의할 점
- VBATS 와 모터에 인가되는 전압이 같은 line이어야 함! (ex. VBATs 에는 battery 전압 연결하고 Motor 에는 diode를 지난 Vin 전압을 인가할 경우 두 전압간의 전압차로 인해 short circuit detection이 제대로 동작안할 수 있음!!!!)
- PGND2 와 motor ground가 같은 line이어야 함!!(위와 같은 이유!!)
- SCTH HS/LS 에 값을 써 넣을 경우 기존에 써 넣었던 SCTH값은 무시됨!!!

When FETs turn on, it could be Rdson.



Short circuit으로 over current 가 발생하여 Vds 전압이 Short circuit threshold voltage 이상으로 발생될 경우 Short circuit error detection.

Short circuit threshold voltage level은 외부 MCU에서 설정 가능함!

Table 6.12: Short circuit threshold calculation

| Mode            | Mean value                  | Tolerance (+/-)                                         | Minimum Battery Voltage             |
|-----------------|-----------------------------|---------------------------------------------------------|-------------------------------------|
| Low resolution  | SCTH[2:0]+1<br>8            | SCTH[2:0]+1.275mV+24mV                                  | V/BATS.min SV 3V SCTH[2:0]          |
| High resolution | <u>SCTH_xS</u><br>127 ·3.3V | $\frac{SCTH\_xS}{127} \cdot 275\text{mV} + 24\text{mV}$ | WBATS,min<br>SV<br>3V<br>32 SCTH_HS |

Warning: The short circuit threshold must be set carefully corresponding to power FET parameters and short circuit impedance. If the threshold is chosen too high, the short circuit protection may not work properly.

After on-switching of the power FET the error detection is masked for a programmable time. The masking time is derived from the internal 1MHz oscillator.

$$t_{MT,SC} = SCTH[6:4] \cdot 2\mu s$$

Table 6.13: Register SCTH (0x26), short circuit threshold selection (low resolution mode) and masking time

|                 | MSB                        |                                                                     |                                |                     |   |     |     | LSB |
|-----------------|----------------------------|---------------------------------------------------------------------|--------------------------------|---------------------|---|-----|-----|-----|
| Content         | -                          | MT2                                                                 | MT1                            | мто                 | - | TH2 | TH1 | TH0 |
| Reset value     | 0                          | 0                                                                   | 0                              | 0                   | 0 | 0   | 0   | 0   |
| Internal access | -                          | R                                                                   | R                              | R                   | - | R   | R   | R   |
| External access | R                          | R/W                                                                 | R/W                            | R/W                 | R | R/W | R/W | R/W |
| Bit Description | TH[2:0]: Si<br>Value 7 dis | hort circuit in<br>nort circuit th<br>ables the sho<br>dering no. E | reshold valu<br>ort circuit de | ie (0 4)<br>tection |   |     |     |     |

Table 6.14: Register SCTH\_HS (0x28), high side short circuit threshold selection (high resolution mode)

|                 | MSB                                                                                                                                                                                              |     |     |     |     |     |     | LSB |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|
| Content         | -                                                                                                                                                                                                | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| Reset value     | 0                                                                                                                                                                                                | 0   | 0   | 0   | 1   | 1   | 1   | 1   |
| Internal access | -                                                                                                                                                                                                | R   | R   | R   | R   | R   | R   | R   |
| External access | R                                                                                                                                                                                                | R/W |
| Bit Description | D[6:0]: Short circuit threshold value (3 80). Write access to SCTH register resets this register.  Value 127 disables the highside short circuit detection (only for ordering no. E52301Cxxx401) |     |     |     |     |     |     |     |

Table 6.15:Register SCTH\_LS (0x29), low side short circuit threshold selection (high resolution mode)

|                 | MSB       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |     |     |     |     | LSB |
|-----------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|
| Content         | -         | D6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | D5  | D4  | D3  | D2  | D1  | D0  |
| Reset value     | 0         | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0   | 0   | 1   | 1   | 1   | 1   |
| Internal access | -         | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R   | R   | R   | R   | R   | R   |
| External access | R         | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R/W | R/W | R/W | R/W | R/W | R/W |
| Bit Description | register. | D[6:0]: Short circuit threshold value (3 80). Write access to SCTH register resets this egister. date of the control of th |     |     |     |     |     |     |

#### 6.3.3.1 Superior Short Circuit Failure Reaction

A superior reaction to a short circuit failure can be configured in SCPCTRL register.

Table 6.16: Register SCPCTRL (0x0B), superior short circuit protection control

|                 | MSB                                                                                                                                                         |   |   |       |   |   |        | LSB    |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|-------|---|---|--------|--------|
| Content         | -                                                                                                                                                           | - | - | SCALL | - | - | SCFCT1 | SCFCT0 |
| Reset value     | 0                                                                                                                                                           | 0 | 0 | 0     | 0 | 0 | 0      | 0      |
| Internal access | -                                                                                                                                                           | - | - | R     | - | - | R      | R      |
| External access | R                                                                                                                                                           | R | R | R/W   | R | R | R/W    | R/W    |
| Bit Description | it Description  SCALL: 1: Switch off all power FETs on short circuit, 0: Switch off only correspondent FET on short circuit  SCFCT[1:0]: See following tabl |   |   |       |   |   |        |        |

Table 6.17: Superior short circuit protection behaviour

| SCFCT[1:0] | Description                                                                                                                                            | Depiction                                                     |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| 0          | Re-try of power FET switching at every rising edge of the correspondent input control. Interrupt is thrown after first short circuit failure detection | PWM MMMMMMMMMMMMMMMMMMMMMMMMMMMMMMMMMMM                       |
| 1          | Drivers remain off until interrupt is cleared by the microcontroller                                                                                   | PWM INTN SPI Short circuit Vos Perest FCT gate source voltage |
| 2          | One re-try of power FET switching allowed, after that all drivers remain off until interrupt is cleared by the microcontroller                         | PWM INTN SPI Short circuit Vos Power FET gath source votage   |

| SCFCT[1:0] | Description                                                                                                                      | Depiction                                                         |
|------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|
| 3          | Two re-tries of power FET switching allowed, after that all drivers remain off until interrupt is cleared by the microcontroller | PWM INTN INTN SPI Short circuit Vos Power FET gate source voltage |

INTN: low-active interrupt



Figure 28: Motor current measurement amplifier circuitry

# IO Pin으로 나가는 Analog 출력값을 AMUX register를 이용해서 선택할 수 있음!! 0~ 10까지 선택 가능!!

#### 6.4.2 Analogue Signal Measurement

The IC is able to provide divided pin potentials and internal analogue signals to the microcontroller. The analogue signals can be switched to IO pin via AMUX register. The observable voltage range at IO pin is limited from 0V to V<sub>10D</sub>.

Table 6.22: Register AMUX (0x17), analogue signal measurement selection

|                 | able 5.22. Register Pimer (6x17), analogue signal medeal ement delection |                                                          |   |     |     |     |     |     |
|-----------------|--------------------------------------------------------------------------|----------------------------------------------------------|---|-----|-----|-----|-----|-----|
|                 | MSB                                                                      |                                                          |   |     |     |     |     | LSB |
| Content         | -                                                                        | -                                                        | - | S4  | S3  | S2  | S1  | S0  |
| Reset value     | 0                                                                        | 0                                                        | 0 | 0   | 0   | 0   | 0   | 0   |
| Internal access | -                                                                        | -                                                        | - | R   | R   | R   | R   | R   |
| External access | R                                                                        | R                                                        | R | R/W | R/W | R/W | R/W | R/W |
| Bit Description | <b>S[4]</b> : Rese                                                       | S[4]: Reserved, bit must be 0                            |   |     |     |     |     |     |
|                 | S[3:0]: Ana                                                              | S[3:0]: Analogue signal selection. See below for coding. |   |     |     |     |     |     |

Table 6.23: Analogue signals measurement code table

| AMUX | Analogue signal to IO pin                                  |
|------|------------------------------------------------------------|
| 0    | Current amplifier mode (standard)                          |
| 1    | V <sub>VIN</sub>                                           |
| 2    | $V_{IP}$                                                   |
| 3    | V <sub>TEMP</sub>                                          |
| 4    | V <sub>VBAT</sub> / 12                                     |
| 5    | V <sub>vg</sub> / 5                                        |
| 6    | Over current comparator threshold (IOCOMPTHR)              |
| 7    | Low side power FET short circuit threshold (SCTH, SCTH_LS) |
| 8    | V <sub>GL1</sub>                                           |
| 9    | V <sub>GL2</sub>                                           |
| 10   | V <sub>GL3</sub>                                           |

### Internal analogue signals



Figure 29: Motor over current circuitry

내부 comparator로 들어가는 Analog 입력을 CMUX를 이용해서 선택할 수 있음. Default로는 Motor current(IO) 의 Analog 값이 comparator출력으로 들어가도록 되어 있음 (Over current detection)

하지만 CMUX값을 변경해서 다른 Analog값이 comparator에 들어가도록 설정 할 수 있음!! 단, 여기서 comparator의 threshold값은 IOCOMPTHR register에 의해 결정됨!!!

Table 6.28: Register CMUX (0x18), motor over current comparator input signal selection

|                 | MSB        |                                                                        |   |     |     |     |     | LSB |
|-----------------|------------|------------------------------------------------------------------------|---|-----|-----|-----|-----|-----|
| Content         | -          | -                                                                      | - | S4  | S3  | S2  | S1  | S0  |
| Reset value     | 0          | 0                                                                      | 0 | 0   | 0   | 0   | 0   | 0   |
| Internal access | -          | -                                                                      | - | R   | R   | R   | R   | R   |
| External access | R          | R                                                                      | R | R/W | R/W | R/W | R/W | R/W |
| Bit Description | S4: Reserv | S4: Reserved, bit must be 0                                            |   |     |     |     |     |     |
|                 | S3: Motor  | S3: Motor over current comparator configuration. See below for coding. |   |     |     |     |     |     |

Table 6.29: Switch analogue signals to motor over current comparator code table

| CMUX | Analogue signals                                           |  |  |  |  |  |  |
|------|------------------------------------------------------------|--|--|--|--|--|--|
| )    | Motor over current comparator (standard)                   |  |  |  |  |  |  |
| 1    | V <sub>VIN</sub>                                           |  |  |  |  |  |  |
| 2    | V <sub>IP</sub>                                            |  |  |  |  |  |  |
| 3    | V <sub>TEMP</sub>                                          |  |  |  |  |  |  |
| 4    | V <sub>VBAT</sub> / 12                                     |  |  |  |  |  |  |
| 5    | V <sub>VG</sub> / 5                                        |  |  |  |  |  |  |
| 3    | Over current comparator threshold (IOCOMPTHR)              |  |  |  |  |  |  |
| 7    | Low side power FET short circuit threshold (SCTH, SCTH_LS) |  |  |  |  |  |  |
| OMUV | Andrews d'andre                                            |  |  |  |  |  |  |

| CMUX | Analogue signals |
|------|------------------|
| 8    | V <sub>GL1</sub> |
| 9    | V <sub>GL2</sub> |
| 10   | V <sub>GL3</sub> |

## 내부 digital signal 의 status를 monitoring 할 수 있음!! 어떻게 monitoring 하냐?

1. SO Pin을 내부 digital signal pin과 mapping 해서 상태를 SO pin을 통해 바로 읽어 볼 수 있음!!! DMUX register를 이용해서 mapping 가능!!

#### 6.5.4 Internal Digital Signal Monitoring

Internal digital signals, e. g. monitoring comparator outputs or digital input pin levels, can be monitored by the micro controller. They can be switched to SO pin transparently via DMUX register or read via SPI in DMON1-2 register. DMUX register write access is locked, if EDMUX bit in SECURCTRL register is 0.

Table 6.37: Register DMUX (0x19), digital value output SO selection

|                 | MSB       |                                                                      |   |   |     |     |     | LSB |
|-----------------|-----------|----------------------------------------------------------------------|---|---|-----|-----|-----|-----|
| Content         | -         | -                                                                    | - | - | S3  | S2  | S1  | S0  |
| Reset value     | 0         | 0                                                                    | 0 | 0 | 0   | 0   | 0   | 0   |
| Internal access | -         | -                                                                    | - | - | R   | R   | R   | R   |
| External access | R         | R                                                                    | R | R | R/W | R/W | R/W | R/W |
| Bit Description | S3:0 : SO | S3:0 : SO pin digital signal output selection. See below for coding. |   |   |     |     |     |     |

Table 6.38: Digital signal output code table

| DMUX | Signal at SO pin 1)                         |
|------|---------------------------------------------|
| 0    | No internal digital signal output           |
| 1    | VSEL pin level                              |
| 2    | S pin level                                 |
| 3    | T pin level                                 |
| 4    | Motor over current comparator level         |
| 5    | Over temperature comparator level           |
| 6    | On-state of low side gate driver output GL1 |
| 7    | On-state of low side gate driver output GL2 |
| 8    | On-state of low side gate driver output GL3 |
| 9    | VG under voltage comparator level           |

<sup>1)</sup> Shared functionality with SO pin: If CSB = 'L', SO is used as SPI data output in any configuration.

## 2. SPI를 통해서 내부 digital signal의 status를 읽어 볼 수 있음 DMON1 또는 DMON2 Register를 읽으면 됨!!!!

Table 6.39: Register DMON1 (0x1A), digital value monitoring

|                 | MSB                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                        |                                                                       |                              |        |        | LSB    |
|-----------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|------------------------------|--------|--------|--------|
| Content         | OT                                                                         | ОС                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SC_HS3                                                                                                 | SC_HS2                                                                | SC_HS1                       | SC_LS3 | SC_LS2 | SC_LS1 |
| Reset value     | -                                                                          | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -                                                                                                      | -                                                                     | -                            | -      | -      | -      |
| Internal access | W                                                                          | W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | W                                                                                                      | W                                                                     | W                            | W      | W      | W      |
| External access | R                                                                          | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R                                                                                                      | R                                                                     | R                            | R      | R      | R      |
| Bit Description | OC: Motor<br>SC_HS3: F<br>SC_HS2: F<br>SC_HS1: F<br>SC_LS3: L<br>SC_LS2: L | emperature of over current digh side 3 s digh side 2 s digh side 1 s ow side 3 show side 2 show side 1 | comparator<br>hort circuit c<br>hort circuit c<br>hort circuit c<br>lort circuit co<br>lort circuit co | level<br>omparator le<br>omparator le<br>omparator le<br>omparator le | evel<br>evel<br>evel<br>evel |        |        |        |

Table 6.40: Register DMON2 (0x1B), digital value monitoring

|                 | MSB                                                       |                                                                                                                                                                                                                                                                                                                                                                 |              |              |         |       |       | LSB |  |
|-----------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|---------|-------|-------|-----|--|
| Content         | S                                                         | VTHONLS<br>3                                                                                                                                                                                                                                                                                                                                                    | VTHONLS<br>2 | VTHONLS<br>1 | VBAT_OV | VG_OV | VG_UV | -   |  |
| Reset value     | -                                                         | -                                                                                                                                                                                                                                                                                                                                                               | -            | -            | -       | -     | -     | 0   |  |
| Internal access | W                                                         | W                                                                                                                                                                                                                                                                                                                                                               | W            | W            | W       | W     | W     | W   |  |
| External access | R                                                         | R                                                                                                                                                                                                                                                                                                                                                               | R            | R            | R       | R     | R     | R   |  |
| Bit Description | VTHONLS:<br>VTHONLS:<br>VTHONLS:<br>VBAT_OV:<br>VG_OV: VC | S: Pin S input comparator level VTHONLS3: Low side 3 on threshold comparator level VTHONLS2: Low side 2 on threshold comparator level VTHONLS1: Low side 1 on threshold comparator level VBAT_OV: VBAT over voltage comparator level VBC_OV: VG over voltage comparator level VG_UY: VG under voltage comparator level VG UY: VG under voltage comparator level |              |              |         |       |       |     |  |

## 6.5.1 Motor Over Current

The motor current measurement amplifier output at IO pin is monitored by the IC. If the voltage exceeds a programmable threshold, a motor over current is detected. The threshold value is calculated to:

$$V_{th,OC} = \frac{IOCOMPTHR \pm 8}{64} \cdot V_{VDD}$$

Table 6.27: Register IOCOMPTHR (0x16), motor over current threshold

|                 | MSB                                                |                       |    |    |    |    |    | LSB |  |
|-----------------|----------------------------------------------------|-----------------------|----|----|----|----|----|-----|--|
| Content         | -                                                  | -                     | D5 | D4 | D3 | D2 | D1 | D0  |  |
| Reset value     | 0                                                  | 0                     | 0  | 0  | 0  | 0  | 0  | 0   |  |
| Internal access | -                                                  | -                     | R  | R  | R  | R  | R  | R   |  |
| External access | R                                                  | R R/W R/W R/W R/W R/W |    |    |    |    |    |     |  |
| Bit Description | ription D[5:0]: Motor over current threshold value |                       |    |    |    |    |    |     |  |

Table 6.41: Register IOCFG (0x06), interface configuration

|                 | MSB                                                                                       |                                                                                                     |                                                                                            |                             |                                                                    |                     |         | LSB  |
|-----------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------|--------------------------------------------------------------------|---------------------|---------|------|
| Content         | TXDTO_E<br>N                                                                              | LIN_FLAS<br>H                                                                                       | PWM-<br>FREQ                                                                               | BUSIF                       | PWMIF                                                              | -                   | VSELDIR | EINT |
| Reset value     | 1                                                                                         | 0                                                                                                   | 0                                                                                          | 0                           | 0                                                                  | 0                   | 0       | 0    |
| Internal access | R                                                                                         | R                                                                                                   | R                                                                                          | R                           | R                                                                  | -                   | R       | R    |
| External access | R/W                                                                                       | R/W                                                                                                 | R/W                                                                                        | R/W                         | R                                                                  | R                   | R/W     | R/W  |
| Bit Description | LIN_FLASH<br>PWMFREQ<br>frequency)<br>BUSIF: Ena<br>PWMIF: 1:<br>hardware for<br>VSELDIR: | H: Enable Lll<br>I: 1: 2 kHz mable dedicate<br>Apply dedicate<br>Or duty cycle<br>1 VSEL is interes | N flash mode<br>node (500 kl<br>ed hardware<br>ated hardware<br>measureme<br>terrupt outpu | Iz sampling<br>for duty cyc | frequency),<br>le measuren<br>ycle measure<br>oin<br>nterrupt outp | ement on S p<br>out | •       |      |

Table 6.4: Register CHIPCTRL (0x02), wake-up configuration

|                 | MSB                                                                                                                                                                                                                                 |   |   |   |   |     |                  | LSB            |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|-----|------------------|----------------|
| Content         | -                                                                                                                                                                                                                                   | - | _ | - | _ |     | BUSWA-<br>KEEDGE | BUSWA-<br>KEEN |
| Reset value     | 0                                                                                                                                                                                                                                   | 0 | 0 | 0 | 0 | 0   | 1                | 1              |
| Internal access | -                                                                                                                                                                                                                                   | - | - | - | _ | R   | R                | R              |
| External access | R                                                                                                                                                                                                                                   | R | R | R | R | R/W | R/W              | R/W            |
| Bit Description | SSENS: 1: Wake up at S is level sensitive (high level leads to wake up), 0: Wake up at S is edge sensitive (rising edge)  BUSWAKEEDGE: 1: BUS wake up at rising edge, 0: BUS wake up at falling edge  BUSWAKEEN: BUS wake up enable |   |   |   |   |     |                  |                |



Figure 19: Wake-up via BUS pin, typical scenario with BUSWAKEEDGE = 1



Figure 20: Wake-up via BUS pin, typical scenario with BUSWAKEEDGE = 0

Table 6.33: Register IRQMSK1 (0x12), interrupt mask register

|                 | MSB                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                     |               |               |               |               |               | LSB           |  |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------|---------------|---------------|---------------|---------------|---------------|--|
| Content         | EN_OT                                                                                                                                                                                                                                                                                                                                                                                                                                                     | EN_OC               | EN_SC_H<br>S3 | EN_SC_H<br>S2 | EN_SC_H<br>S1 | EN_SC_L<br>S3 | EN_SC_L<br>S2 | EN_SC_L<br>S1 |  |
| Reset value     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0                   | 0             | 0             | 0             | 0             | 0             | 0             |  |
| Internal access | R                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R                   | R             | R             | R             | R             | R             | R             |  |
| External access | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                       | W RW RW RW RW RW RW |               |               |               |               |               |               |  |
| Bit Description | EN_OT: Enable over temperature interrupt EN_OC: Enable motor over current interrupt / CMUX multiplexer interrupt EN_SC_HS3: Enable HS 3 short circuit interrupt EN_SC_HS2: Enable HS 2 short circuit interrupt EN_SC_HS1: Enable HS 1 short circuit interrupt EN_SC_LS3: Enable LS 3 short circuit interrupt EN_SC_LS2: Enable LS 2 short circuit interrupt EN_SC_LS3: Enable LS 1 short circuit interrupt EN_SC_LS3: Enable LS 1 short circuit interrupt |                     |               |               |               |               |               |               |  |

Table 6.34: Register IRQSTAT1 (0x13), interrupt status register

|                 | MSB                                                                          |                                                                                                                                    |                                                                                                        |                                                                  |                |             |        | LSB    |
|-----------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|----------------|-------------|--------|--------|
| Content         | ОТ                                                                           | OC                                                                                                                                 | SC_HS3                                                                                                 | SC_HS2                                                           | SC_HS1         | SC_LS3      | SC_LS2 | SC_LS1 |
| Reset value     | 0                                                                            | 0                                                                                                                                  | 0                                                                                                      | 0                                                                | 0              | 0           | 0      | 0      |
| Internal access | R/W                                                                          | R/W                                                                                                                                | R/W                                                                                                    | R/W                                                              | R/W            | R/W         | R/W    | R/W    |
| External access | R/W                                                                          | R/W                                                                                                                                | R/W                                                                                                    | R/W                                                              | R/W            | R/W         | R/W    | R/W    |
| Bit Description | OC:Motor of<br>SC_HS3: H<br>SC_HS2: H<br>SC_HS1: H<br>SC_LS3: L<br>SC_LS2: L | emperature i<br>over current<br>dS 3 short ci<br>dS 2 short ci<br>dS 1 short ci<br>S 3 short cir<br>S 2 short cir<br>S 1 short cir | interrupt flag<br>rcuit interrup<br>rcuit interrup<br>rcuit interrup<br>cuit interrup<br>cuit interrup | g / CMUX mi<br>ot flag<br>ot flag<br>ot flag<br>t flag<br>t flag | ultiplexer int | errupt flag |        |        |

Table 6.35: Register IRQMSK2 (0x14), interrupt mask register

|                 | MSB                                                                                                                                                                                                                                                                                                                                            |               |               |        |                |              |              | LSB           |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|--------|----------------|--------------|--------------|---------------|
| Content         | -                                                                                                                                                                                                                                                                                                                                              | EN_CLK_<br>WD | EN_REG_<br>WD | EN_PWM | EN_VBAT_<br>OV | EN_VG_O<br>V | EN_VG_U<br>V | EN_VCC_<br>UV |
| Reset value     | 0                                                                                                                                                                                                                                                                                                                                              | 0             | 0             | 0      | 0              | 0            | 0            | 0             |
| Internal access | -                                                                                                                                                                                                                                                                                                                                              | R             | R             | R      | R              | R            | R            | R             |
| External access | R                                                                                                                                                                                                                                                                                                                                              | R/W           | R/W           | R/W    | R/W            | R/W          | R/W          | R/W           |
| Bit Description | EN_CLK_WD: Enable clock watchdog interrupt EN_REG_WD: Enable register watchdog interrupt EN_PWM: Enable dedicated hardware at BUS pin (PWM mode) interrupt EN_VBAT_OV: Enable VBAT over voltage interrupt EN_VG_OV: Enable VG over voltage interrupt EN_VG_UV: Enable VG under voltage interrupt EN_VCC_UV: Enable VCC under voltage interrupt |               |               |        |                |              |              |               |

Table 6.36: Register IRQSTAT2 (0x15), interrupt status register

|                 | MSB                                                        |                                                                                                             |                                                                                  |                                                     |              |         |       | LSB    |
|-----------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------|--------------|---------|-------|--------|
| Content         | -                                                          | CLK_WD                                                                                                      | REG_WD                                                                           | PWM                                                 | VBAT_OV      | VG_OV   | VG_UV | VCC_UV |
| Reset value     | 0                                                          | 0                                                                                                           | 0                                                                                | 0                                                   | 0            | 0       | 0     | 0      |
| Internal access | -                                                          | R/W                                                                                                         | R/W                                                                              | R/W                                                 | R/W          | R/W     | R/W   | R/W    |
| External access | R                                                          | R/W                                                                                                         | R/W                                                                              | R/W                                                 | R/W          | R/W     | R/W   | R/W    |
| Bit Description | REG_WD:<br>PWM: Dedi<br>VBAT_OV:<br>VG_OV: VG<br>VG_UV: VG | Clock watch<br>Register wat<br>icated hardw<br>VBAT over v<br>6 over voltag<br>6 under volta<br>/CC under v | tchdog interr<br>vare at BUS<br>voltage inter<br>je interrupt f<br>ige interrupt | rupt flag<br>pin (PWM m<br>rupt flag<br>lag<br>flag | ode) interru | pt flag |       |        |

Table 6.25: Register SAFECTRL (0x05), safety function configuration

|                 | MSB                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                        |                                                                            |        |     |               | LSB     |
|-----------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--------|-----|---------------|---------|
| Content         | VBATOV_<br>FR1                                                                | VBATOV_<br>FR0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | VGUV6V                                                                                 | soc                                                                        | SVBATO | SVG | OTVC-<br>COFF | OTSLEEP |
| Reset value     | 0                                                                             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                                                      | 1                                                                          | 1      | 1   | 1             | 0       |
| Internal access | R                                                                             | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R                                                                                      | R                                                                          | R      | R   | R             | R       |
| External access | R/W                                                                           | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R/W                                                                                    | R/W                                                                        | R/W    | R/W | R/W           | R/W     |
| Bit Description | VGUV6V: V<br>SOC: Safet<br>SVBATO: S<br>SVG: Safet<br>OTVCCOF<br>is 1 (VCC is | R[1:0]: Reformable Vogument Volument Vo | tage threshon<br>over current<br>on on VBAT<br>over or<br>CC supply on<br>on sleep moo | old select for<br>nt<br>over voltage<br>under volta<br>n over temp<br>le). | ge     | , , | ,             | OTSLEEP |

Table 6.26: VBAT over voltage failure reaction code table

| SAFECTRL[7:6] | VBAT over voltage failure reaction                                       |  |  |  |  |  |  |
|---------------|--------------------------------------------------------------------------|--|--|--|--|--|--|
| 0             | All LS-FETs are switched on, all HS-FETs are switched off automatically  |  |  |  |  |  |  |
| 1             | All FETs are switched off automatically                                  |  |  |  |  |  |  |
| 2             | All HS-FETs are switched off automatically, switching of LS-FETs allowed |  |  |  |  |  |  |

Table 6.24: Monitoring functions

| Function             | Failure condi-<br>tion                                           | Failure actions                                                                                                                                                                    | Reset condi-<br>tion                     | Depiction                                          |
|----------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------|
| VBAT over<br>voltage | V <sub>VBAT</sub> > V <sub>VBAT,OV</sub> ,<br>SAFECTRL[3]<br>= 1 | Switch all high side<br>power FETs off<br>cases SAFECTRL[7:6]:<br>0: Switch all low side<br>power FETs on<br>1: Switch all low side<br>power FETs off<br>2: allow switching of low | V <sub>VBAT</sub> < V <sub>VBAT,OV</sub> | INTN SPI PWM I I I I I I I I I I I I I I I I I I I |
|                      |                                                                  | side power FETs                                                                                                                                                                    |                                          | VGS Power FET gate source vollage                  |
| VG under<br>voltage  | V <sub>VG</sub> < V <sub>VG,UV</sub> ,<br>SAFECTRL[2]<br>= 1     | Switch all power FETs off                                                                                                                                                          | V <sub>VG</sub> > V <sub>VG,UV</sub>     | INTN SPI PWM1000000000000000000000000000000000000  |

| Function                                         | Failure condi-<br>tion     | Failure actions                                                                                                                                           | Reset condi-<br>tion    | Depiction                                                                                                 |
|--------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------|
| Over temperat-<br>ure with<br>SAFECTRL[1]<br>= 0 | $T_{J} > T_{\text{otemp}}$ | Switch all power FETs off, disable BUS,  Safety warning: The microcontroller has to switch into low power mode immediately, else the IC might be damaged. | T <sub>J</sub> < Totemp | INTN SPI PWM 1000000000000000000000000000000000000                                                        |
| Watchdog<br>event                                | trigger,                   | Switch all power FETs<br>off, reset of external<br>microcontroller, reset of<br>internal registers except<br>IRQSTATX                                     |                         | False watchdog trigger  Vvcc  two.RES  RESN INTN INTN SPI PWM Power FET gate source voltage  Run Power-up |

INTN: low-active interrupt

| Function                              | Failure condi-<br>tion                                        | Failure actions                                                                                                                                                  | Reset condi-<br>tion                                                                                  | Depiction                                                 |
|---------------------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|
| VCC under<br>voltage                  | Vvcc < Vvcc.uv                                                |                                                                                                                                                                  | Vvcc >Vvcc,uv,<br>restart of the<br>IC and<br>external<br>microcontrol-<br>ler                        | RESN INTN SPI PWM Power FET gate source voltage           |
| Motor over current                    | V <sub>10</sub> > V <sub>DAC,OC</sub> ,<br>SAFECTRL[4]<br>= 1 | Switch all power FETs off                                                                                                                                        | V <sub>IO</sub> < V <sub>DAC,OC</sub> ,<br>cleared inter-<br>rupt                                     | INTN SPI PWM 111111111111111111111111111111111111         |
| Over temperature with SAFECTRL[1] = 1 | $T_J > T_{otemp}$                                             | Switch all power FETs,<br>VCC and VG regulator<br>off, disable BUS, reset<br>of external microcontrol-<br>ler, reset of internal<br>registers except<br>IRQSTATx | T <sub>J</sub> < T <sub>otemp</sub> ,<br>restart of the<br>IC and<br>external<br>microcontrol-<br>ler | RESN INTN SPI Power FET gate source voltage  Run Power-up |

## 6.2 Initial Configuration and Security

Some registers of the IC are only writeable within the initial configuration state (refer to restricted register table).

After power-up or wake-up an initial IC configuration via SPI needs to be done. The initial configuration:

- starts with the writing of CLKCTRL clock divider register. Before writing CLKCTRL register, any writing of restricted registers is ignored.
- ends with setting ESECURE bit in SECURCTRL register. Once ESECURE bit is set, any writing of restricted registers is ignored.

The ESECURE bit can only be set, if all other bits in SECURCTRL register are left unchanged. So the register has to be written twice, if special IC features want to be selected.

Example 1: SECURCTRL = 0x01, only 1 SPI access to the register necessary (no special features selected)

Example 2: SECURCTRL = 0x18 (1st SPI access), SECURCTRL = 0x19 (2nd SPI access), analogue signal multiplexing and emergency shut-off selected

Reset conditions of ESECURE bit are:

- Watchdog event (register watchdog or CLK watchdog)
- . Under voltage at VDD or VCC (at low battery voltage or short circuit)
- Sleep state

The restriction of the dead time registers (section "Power FET Gate Driver") and analogue / digital signal multiplexing registers can be released by writing SECURCTRL register accordingly.

Table 6.5: Register SECURCTRL (0x04), security configuration

|                 | MSB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |       |        |                |                |               | LSB     |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------|--------|----------------|----------------|---------------|---------|
| Content         | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | - | EDMUX | EACMUX | EMER-<br>GENCY | EDEAD-<br>MULT | EDEAD-<br>NEG | ESECURE |
| Reset value     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0 | 0     | 0      | 0              | 0              | 0             | 0       |
| Internal access | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | - | R     | R      | R              | R              | R             | R       |
| External access | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R | R/W   | R/W    | R/W            | R/W            | R/W           | R/W     |
| Bit Description | EDMUX: Enable write access to DMUX register in run mode  EACMUX: Enable write access to AMUX and CMUX registers in run mode  EMERGENCY: Enable emergency shut-off functionality of power FET gate driver at VIN pin  EDEADMULT: Enable write access to DEADTIME_LH and DEADTIME_HL registers in run  mode  EDEADNEG: Allow negative dead times in DEADTIME_LH and DEADTIME_HL registers  Security warning: Setting this bis is at own risk. The customer has to guarantee that no cross  currents occur at the half bridge. Damage of IC and external components are possible.  ESECURE: 1: Disables write access to all restricted registers (including ESECURE bit itself) |   |       |        |                |                |               |         |

Register setting 순서 유의해야함!!

이 register는 2번 writin해주어야함!! 두번재 writing 에서는 0bit를 1로 해서 writing 해줌!! Motor 구동 전에는 반드시 status register clear해줄것!! → 해당 bit에 1을 쓰면 clear됨!! (0x13 : IRQSTAT1, 0x15 : IRQSTAT2)

# 6.5.3 Interrupt

The interrupt bits in IRQSTAT1 and IRQSTAT2 registers are set in case of the accordant failure event. Although there is no dedicated interrupt pin, an interrupt can be signalized to the microcontroller.

Previous

Table 6.32: Interrupt output configuration possibilities

| <b>Output Pin</b> | Mode                  | Configuration              | Signal direction | Shared functionality with       |
|-------------------|-----------------------|----------------------------|------------------|---------------------------------|
| VSEL 1)           | $V_{VCC} = 3.3V$      | IOCFG[1] = 1, IOCFG[0] = 1 | High active      | VCC regulator voltage selection |
| VSEL 1)           | V <sub>vcc</sub> = 5V | IOCFG[1] = 1, IOCFG[0] = 1 | Low active       | VCC regulator voltage selection |
| SO <sup>2)</sup>  | -                     | IOCFG[1] = 0, IOCFG[0] = 1 | Low active       | SPI interface                   |

<sup>1)</sup> Shared functionality with VSEL pin: Only available in run mode, since VSEL is used for VCC regulator voltage selection in power-up mode.

An interrupt can only be cleared, when the failure situation is over. The interrupt bit is cleared by writing 1 to the interrupt bit in IRQSTAT registers or after power-up (applying battery voltage). It is not cleared during sleep mode.

The interrupt mask bits in IRQMSK1 and IRQMSK2 registers mask the effect of the interrupt bits in IRQSTAT registers on the selected interrupt output pin (VSEL or SO).

<sup>2)</sup> Shared functionality with SO pin: If CSB = 'L', SO is used as SPI data output in any configuration.